Laurea Magistrale in Ingegneria Informatica

# Architetture dei Sistemi di Elaborazione

ASE (02GOLOV)

Master's degree in Computer / Electronic Engineering

## Computer Architectures

CAs (02LSEOQ, 02LSEOV, 02LSEXW)

Paolo BERNARDI – Ernesto SANCHEZ – Renato FERRRERO

## Main responsible ASE (AAA-GRA)

- Paolo BERNARDI
- Department of Control and Computer Engineering
- DAUIN (4th floor).
- http://goo.gl/Zg5wE
- Tel. 011 090 7183
- e-mail paolo.bernardi@polito.it



## Main responsible ASE (GRB-ZZZ)

- Ernesto SANCHEZ
- Department of Control and Computer Engineering
- DAUIN (4th floor).
- http://goo.gl/Zg5wE
- Tel. 011 090 7182
- e-mail ernesto.sanchez@polito.it



## Main responsible **CAs**

- Renato FERRERO
- Department of Control and Computer Engineering
- DAUIN (3<sup>rd</sup> floor).
- http://goo.gl/Zg5wE
- Tel. 011 090 7177
- e-mail renato.ferrero@polito.it



## Teaching assistants ASE (AAA-GRA)

- Francesco Angione
- Tel. 011 090 7091
- e-mail

francesco.angione@polito.it



- Tel. 011 090 7091
- e-mail

giorgio.insinga@polito.it





## Teaching assistants ASE (GRB-ZZZ)

- Farnaghinejad Behnam
- Tel. 011 090 7091
- e-mail

behnam.farnaghinejad@polito.it

- Antonio Porsia
- Tel. 011 090 7091
- e-mail

antonio.porsia@polito.it





## Teaching assistants CAs - Lectures

- Matteo Sonza Reorda
- Tel. 011 090 7055
- e-mail

Tel. 011 090 7087

• e-mail

Marco Russo

matteo.sonzareorda@polito.it

marco.russo@polito.it





## Teaching assistants Cas - Laboratories

- Nicola Di Gruttola
- e-mail

nicola.digruttola@polito.it

- Gabriele Filipponi
- e-mail

gabriele.filipponi@polito.it





#### Goal of the course

- The course aims at providing the students with a basic knowledge about the architecture of modern microprocessor-based systems, with special emphasis on the microprocessor core
- The course is structured in two main blocks:
  - 1. Modern processor architecture
  - 2. ARM-based system
    - a) ARM assembly language
    - b) ARM Cortex-M3 board

## Prerequisites

- The course is better followed if the student owns the basic knowledge about
  - The basic architecture of a computer system
  - The basic architecture and behavior of microprocessor-based systems
- Some programming knowledge is also assumed.

Computer Organisation: Fifth Edition
Carl Hamacher, Zvonko Vranesic, Safwat Zaky



#### Content

- Modern processor architecture
  - Introduction to computer design
  - RISC processors architecture and behavior
  - Superscalar processors
  - Disrupting architectures.

#### Gem5 & RISC-V



#### Content - 2

- ARM-based systems
  - Basic architecture
  - Assembly language
  - Development board
  - Emulation system.



Keil µVision



## Lectures ASE (AAA-GRA)

#### LAB groups:

- 1. WEDNESDAY 11:30 13:00  $\rightarrow$  students from AAA BBB
- 2. WEDNESDAY  $13:00 14:30 \rightarrow \text{students from CCC DDD}$

|               | MONDAY     | TUESDAY    | WEDNESDAY | THURSDAY   | FRIDAY    |
|---------------|------------|------------|-----------|------------|-----------|
| 08:30 - 10:00 |            | Lecture 3P |           |            |           |
| 10:00 – 11:30 | Lecture 27 | Lecture 3P |           |            |           |
| 11:30 – 13:00 | Lecture 27 |            | LABInf    |            |           |
| 13:00 – 14:30 |            |            | LABInf    |            |           |
| 14:30 – 16:00 |            |            |           |            |           |
| 16:00 – 17:30 |            |            |           | Lab starts | at week 3 |
| 17:30 – 19:00 |            |            |           |            |           |

## Lectures ASE (GRB-ZZZ)

#### LAB groups:

- 1. Wednesday 8:30 − 10:00 → students from COLELLA PERSICI
- 2. Wednesday  $10:00 11:30 \rightarrow \text{students from PINO} ZUNINO$

|               | MONDAY     | TUESDAY     | WEDNESDAY | THURSDAY             | FRIDAY |
|---------------|------------|-------------|-----------|----------------------|--------|
| 08:30 - 10:00 |            | Lecture 10A | LABInf    |                      |        |
| 10:00 – 11:30 | Lecture 16 | Lecture 10A | LABInf    |                      |        |
| 11:30 – 13:00 | Lecture 16 |             |           |                      |        |
| 13:00 – 14:30 |            |             |           | Lab starts at week 3 |        |
| 14:30 – 16:00 |            |             |           |                      |        |
| 16:00 – 17:30 |            |             |           |                      |        |
| 17:30 – 19:00 |            |             |           |                      |        |

### Lectures COMPUTER ARCHITECTURES

#### LAB groups:

- 1. Wednesday  $14:30 16:00 \rightarrow \text{students from A to K}$
- 2. Thursday  $14:30 16:00 \rightarrow \text{ students from L to Z}$

|               | MONDAY    | TUESDAY    | WEDNESDAY | THURSDAY   | FRIDAY    |
|---------------|-----------|------------|-----------|------------|-----------|
| 08:30 - 10:00 |           | Lecture R3 |           |            |           |
| 10:00 – 11:30 | Lecture 5 | Lecture R3 |           |            |           |
| 11:30 – 13:00 | Lecture 5 |            |           |            |           |
| 13:00 – 14:30 |           |            |           |            |           |
| 14:30 – 16:00 |           |            | LABInf    | LABInf     |           |
| 16:00 – 17:30 |           |            |           |            |           |
| 17:30 – 19:00 |           |            |           | Lab starts | at week 2 |

LABINF — Laboratorio Didattico di Informatica Avanzata Location



### LABINF account

- During the first week, you will receive an email from LABINF with username and password
- If not, visit the LABINF and contact personnel to create your account before the first lab.



#### Labs

- Students will be guided to perform some practical experiences on:
- High level architectural simulators
  - gem5 RISC-V
- ARM Development system and board
  - Keil μVision 5
  - Landtiger board based on a NXP ARM-based System-on-Chip
- There will be 12 lab weeks (we start at week 3)
  - 1. Regular tracks for the first **10** labs (**N = 10**)
  - 2. Two-phases extra-point project during last 2 weeks
- The student can upload the filled track and the solution by a strict deadline in the "elaborate Homework" session of the teaching portal.

## Regular labs track example



1) Exercise your assembly skills and learn by example about pipeline optimizations. To write an assembly program called program 1.s (to be delivered) for the MIPS64 architecture and to execute it. The program has to search for the maximum integer number in a vector of 100 elements stored in memory; each element of the vector is 64-bit wise and contains signed integer values. The program saves the obtained value in a variable allocated in memory, called result.

Identify and use the main components of the simulator:

- a. Running the WinMIPS simulator
  - Launch the graphic interface ...\winMIPS64\winmips64.exe
- b. Assembly and check your program:
  - Load the program from the File→Open menu (CTRL-O). In the
    case the of errors, you may use the following command in the
    command line to compile the program and check the errors:
  - ...\winMIPS64\asm program\_1.s
- c. Run your program step by step (F7), identifying the whole processor behavior in the six simulator windows:
  - Pipeline, Code, Data, Register, Cycles and Statistics
- d. Enable one at a time the optimization features that were initially disabled and collect statistics to fill the following table (fill all required data in the table before exporting this file to pdf format to be delivered).

Table 1: Program performance for different processor configurations

| Table 1.  | Table 1. I rogi am performance for unferent processor configurations |            |                         |            |  |  |
|-----------|----------------------------------------------------------------------|------------|-------------------------|------------|--|--|
|           | Number of clock cycles                                               |            |                         |            |  |  |
| Program   | No<br>optimization                                                   | Forwarding | Branch Target<br>Buffer | Delay Slot |  |  |
| program_1 |                                                                      |            |                         |            |  |  |

## Extra-points

- All students delivering the solutions of at least 9 of the 10
   laboratories on time, qualify to receive lab extra-points with a final project
- The extra-points project will be proposed during the last 2 labs
- Detailed rules
  - The last delivery date is January 24, 2026
  - It grants **up to 4 extra-points to be added to exam mark** (provided that the exam mark is greater or equal than 18)
  - Extra-points validity is 1 year (4 exam sessions, until September 2026).

## Final project example



<u>Purpose of Part 1</u>: to acquire full confidence in the usage of the KEIL software debug environment to emulate the behaviour of the LPC1768 and the LANDTIGER Board.

This part is evaluated to assign a maximum of 2 extra-points for qualified students taking the exam with vote >= 18

Start from the 16b\_sample\_BUTTON\_LED\_NVIC\_PCON\_TIMER project to develop the controller of a pedestrian crossing semaphore.

You are asked to write a program for the LandTigg Board that permits to reproduce the behaviour of a simple semaphore on a pedestrian crossing. An example is provided in figure 1. The crossing is regulated by

- 2 types of traffic lights:
  - o 2-lights pedestrian traffic light (see figure 2)
    o 3-lights pedestrian traffic light (see figure 3)
- Pushbutton panels for pedestrian request see (figure 4)



Fig 1: general view of the scenario









Computer Architectures 02LSEOV 02LSEOQ [AA-LZ] Extra-points Project Delivery date: Sunday 20/1/2019

Expected delivery of extrapoint\_02.zip must include:

The zipped folder of your project

A 2-pages "application note" in pdf format: the application note is intended to briefly describe the structure of your project, with a synthetic explanation about the configuration of the used system components.

Purpose of Part 2: to acquire full confidence in the usage of the LANDTIGER Board.

This part is evaluated to assign a maximum of 2 extra-points for qualified students taking the exam with vote >= 18

Start from the extrapoint\_01 project to implement an advanced version of the controller of the pedestrian crossing semaphore.

You are asked to write a project for the LandTiger Board that implements the following additional functionalities with respect to the basic behaviour already implemented.

- A) Button INTO is used to receive a crossing request from blind persons. This button fully complies with the current behaviour (please see the state diagram of the extra-points lab 1). The additional behaviour to be implemented is the following:
  - a) As soon as INTO is pressed, the loudspeaker emits a confirmation sound until the button is released.
  - When the traffic light is green for pedestrians, the loudspeaker alternates 1s sound ON and 1s OFF
  - When the traffic light is flashing green for pedestrians, the loudspeaker alternates sound ON and OFF synchronously with the flashing frequency (according to previous specifications).
  - When the traffic light for pedestrian is red, the sound is OFF.
- B) The Joystick is used to enter into a configuration mode of the traffic light system. This configuration can be entered only in the car=red / pedestrian=green state (please, see the state dispram helow)
  - When the joystick switch is pressed to the <u>right</u>, the traffic light system enters into the "maintenance" status by:
    - i. Flashing red for pedestrians
    - ii. Flashing yellow for cars
    - iii. Flashing frequency is 1 s ON / 1 s OFF iv. The loudspeaker alternates ON/OFF sound
    - with the same frequency of the lights
    - The normal behaviour is restored when the Joystick switch is pressed to the <u>left</u>
  - In this mode, it is also possible to use the potentiometer to regulate the loudness of the loudspeaker
    - As soon as the potentiometer regulator is turned, the loudspeaker tone loudness is modified according to the regulator position









## Final examination – in presence

- The final examination is done at the LABINF and it is composed of 2 parts:
  - 1. Processor architecture related exercises and questions
    - Exercises to be solved by hand
    - Open questions
    - No material can be used during this part
    - A sufficient mark (>=18) on this part is required to access the second
  - 2. ARM-based board programming exercise
    - To be taken at the computer (must pass a compile check)
    - Students will be allowed to use all the material provided in the course page in the polito site and their own projects
    - It will be corrected only if the first part is sufficient (>=18) and the project correctly compiles
- The whole exam lasts 2 hours.
- The written part mark is computed as the average of the two parts, provided that both of them are sufficient (>=18/30 each)
- Extra points rewarded by the final project are summed to the written mark
- Given that the exam returns marks up to 34, the 30 cum laude is given for marks higher than or equal to 33 (>32.5).

## Exam example and evaluation flow-chart

#### Modern Architectures (part 1 – 1h)



#### ARM System-on-Chip (part 2 – 2h)

| Computer Architectures                                                                                                                                                                                                                    | PLEASE FILL THIS FORM                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Programming part T1.1 - June 19, 2019                                                                                                                                                                                                     | Student name                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                           | IDSignature                                                                                                                                                                                                                                                       |
| Please read accurately:                                                                                                                                                                                                                   | Delivery time                                                                                                                                                                                                                                                     |
| 1) The ARM programming part of the exam h                                                                                                                                                                                                 | has Code compiles: yes [] no []                                                                                                                                                                                                                                   |
| a duration of 2 hours  2) You have to develop an ARM project usi                                                                                                                                                                          | ing Code works: yes [] no [] partly []                                                                                                                                                                                                                            |
| the KEIL μVision IDE<br>3) Login in your LABINF area and use the av                                                                                                                                                                       | vailable installation (v4.74) to edit, compile and SW debug you                                                                                                                                                                                                   |
| infrastructure and any other web page acc                                                                                                                                                                                                 | g portal page; this access will be granted by the LABINI<br>ess will be denied and all attempts will provoke the immediate<br>tel will monitor the network usage along the exam.                                                                                  |
| of your project including your project in the POLITO teaching portal. Late deliving                                                                                                                                                       | oad a zipped folder of the developed project called 20190619.zj<br>he "elaborates" section of your Computer Architecture account<br>ery will not be considered valid and always lead rejection,<br>ects that produce errors during the compiling phase; make sur- |
| Exercise 1 (max 30 points)                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                           | g functionalities on the LANDTIGER board equipped with the                                                                                                                                                                                                        |
| symbolic constant and is higher than 3<br>range [-100,100] composed of 8 bits (1                                                                                                                                                          | DATA_IN of N elements as a literal pool (N is defined as : ), every element in the vector is an integer value in the following lbyte). The literal pool should be allocated in the code memory vector is manually initialized with values in the admissible range |
| 2) Create an empty vector in the RAM m                                                                                                                                                                                                    | nemory called BEST_3 composed by 3 8-bits elements.                                                                                                                                                                                                               |
| 3) Once BUITTON FINTL is pressed a                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                           | an assembly function that finds the highest 3 elements in the<br>he in the BEST_3 vector allocated in RAM.                                                                                                                                                        |
| DATA_IN vector and saves them in th<br>1. The prototype of the function i                                                                                                                                                                 | he in the BEST_3 vector allocated in RAM.                                                                                                                                                                                                                         |
| DATA_IN vector and saves them in th<br>1. The prototype of the function i                                                                                                                                                                 | ne in the BEST_3 vector allocated in RĀM.<br>is:<br>TA_IN[], <u>int</u> N, <u>int</u> BEST_3[]);                                                                                                                                                                  |
| DATA_IN vector and saves them in th  1. The prototype of the function i  jut find_best_3 (int DA' which returns N at the en  4) Show the found values using the board  1. Show every value i in the BEt this for the next one every 0.8 a | he in the BÉST_3 vector allocated in RÂM.  TA_IN[], int N, int BEST_3[]);  Id of the process:  ALEDs in a cyclical way:  ST_3 vector starting from the first one (i=0), and then, replace                                                                         |



## Special projects that waive the exam

- By January 27, 2026, it will be possible to submit a candidature to be enrolled in a special project that waives the whole exam
- Eligibility criteria are the following:
  - The student must be attending the course for the first time
  - The student should have delivered all the lab solutions in time, including the final project
- Eligible students should obtain a positive outcome in an interview with the course professors
- Candidature is done by email, attaching a curriculum vitae.

## Textbooks (I)

J.L. Hennessy, D.A. Patterson
 Computer Architecture: a
 Quantitative Approach
 Morgan Kaufmann Publishers, Inc., V
 Edition, 2012



## Textbooks (III)

- S. Furber
- ARM System-on-chip architecture
- Addison-Wesley, 2000, II edition



## Textbooks (IV)

- William Hohl, Christopher Hinds
- ARM Assembly Language: Fundamentals and Techniques
- CRC Press, 2014 II edition



## Textbooks (V)

- Joseph Yiu
- The definitive guide to the ARM Cortex-M3
- Elsevier, II edition



#### Website

- Students may access to the course page through the institutional course site hosted by "il portale della didattica":
- https://didattica.polito.it/
- where they can find:
  - Transparencies
  - Lab tracks
  - Announcements
  - General information
  - Recorded lectures
- Please take a look to <u>cas.polito.it</u> referring to the previous edition of the course (Computer Architectures, academic year 2018-19).

#### Communications

- Students are requested to check periodically the course web site and their official email address for possible communications by the teachers.
- It is kindly requested to the students to label the email subject using:
  - [ASE AAA-GRA] XXXX
  - [ASE G-Z] XXXX
  - [CAs] XXXXXX